Free Download Digital IC/FPGA Design P1: CMOS Gates & Arithmetic DatapathPublished: 12/2024
Created by: SKY SiliconThink
MP4 |
Video: h264, 1280x720 |
Audio: AAC, 44.1 KHz, 2 Ch
Level: Beginner |
Genre: eLearning |
Language: English |
Duration: 18 Lectures ( 6h 15m ) |
Size: 2.4 GB
Design SOC from basic bricks, solid foundation for building skyscrapers
[h2]What you'll learn[/h2]
Basic theory of CMOS Gates
Use CMOS transistor to build any Logic Gates
Factors affect cell delay(PVT)
Behavior of Latch and DFF
Deep understanding for Setup/Hold time
Architecture of adder(ripple, carry-select, carry look ahead, tree adders)
Using architecture ideal of adders to optimize your design
Arithmetic operation on real number and any mathematic function
Technic support through Q&A system of Udemy
[h2]Requirements[/h2]
Basic knowledge of digital fundamental
Basic C or C++ programing language
[h2]Description[/h2]
I will try my best to explain what-> how-> why and encourage you to do it better.This is Part 1 of the whole course, introducing CMOS theory and arithmetic datapath. This's the foundation of design SOC.Contents in Part 1:Behavior and characteristics of CMOS gate: switch model, transition time, delay time, PVT corner.Using CMOS gate to build basic logic function gates: NAND, NOR, XOR, mUX.Build arithmetic datapth using basic logic gates: adder, subtractor, multiplier and divider. Learning the HW architecture ideas behind them to optimize your design.Once enrolled, you can get technic support through the Q&A system of Udemy.Let's cooperate and success.Note:Contents of the whole course (not just this part) :In the whole course, I will introduce fundamentals of digital IC and FPGA design, with 12+ coding exercises and 3 course projects.Theory part: MOS transistor -> logic cells -> arithmetic data path -> Verilog language -> common used HW function blocks and architecture -> STA -> on-chip-bus(APB/AHB-Lite/AXI4) -> low power design -> DFT -> SOC(MCU level).Function blocks and architecture: FSM, pipeline, arbiter, CDC, sync_fifo, async_fifo, ping-pong, pipeline with control, slide window, pipeline hazard and forward path, systolic.Project: SHA-256 algorithm with simple interface, SHA-256 with APB/AXI interface, 2D DMA controller with APB/AXI interface.After explaining of each HW architecture, I will give you a coding exercise, with reference code. Coding difficulty will begin from several lines to fifty lines, more than 100 lines, then around 200 lines. While the final big project will be 1000+ lines.I suppose these should be essential knowledge and skills you need master to enter this area.
[h2]Who this course is for[/h2]
Senior undergraduate students of EE or higher
IC design/verification engineers with 0~2 years' experience
Homepage:
https://www.udemy.com/course/digital-icfpga-design-p1-cmos-gates-arithmetic-datapath/
[h2]DOWNLOAD NOW: Digital IC/FPGA Design P1: CMOS Gates & Arithmetic Datapath[/h2]
[h3]Buy Premium From My Links To Get Resumable Support,Max Speed & Support Me[/h3]
Digital IC/FPGA Design P1: CMOS Gates & Arithmetic Datapath Torrent Download , Digital IC/FPGA Design P1: CMOS Gates & Arithmetic DatapathWatch Free Online , Digital IC/FPGA Design P1: CMOS Gates & Arithmetic Datapath Download Online
Comments